sn74lvc08a
sn74lvc08a
1 Features 3 Description
• Latch-up performance exceeds 250mA The SN54LVC08A quadruple 2-input positive-AND
per JESD 17 gate is designed for 2.7V to 3.6V VCC operation,
• ESD protection exceeds JESD 22 and the SN74LVC08A quadruple 2-input positive-AND
– 2000V Human-Body Model (A114-A) gate is designed for 1.65V to 3.6V VCC operation.
– 1000V Charged-Device Model (C101) The SNx4LVC08A devices perform the Boolean
– On products compliant to MIL-PRF-38535,
function Y + A • B or Y + A ) B in positive logic.
All parameters are tested unless otherwise
noted. On all other products, production Inputs can be driven from either 3.3V or 5V devices.
processing does not necessarily include testing This feature allows the use of these devices as
of all parameters. translators in a mixed 3.3V/5V system environment.
• SN74LVC08A operates from 1.65V to 3.6V
Device Information
• SN54LVC08A operates from 2.0V to 3.6V
PART NUMBER PACKAGE(1) PACKAGE SIZE(2) BODY SIZE(3)
• SNx4LVC08A specified from –40°C to +85°C and
BQA (WQFN, 14) 3mm × 2.5mm 3mm × 2.5mm
–40°C to +125°C D (SOIC, 14) 8.65mm × 6mm 8.65 mm × 3.91 mm
• SN54LVC08A specified from –55°C to +125°C DB (SSOP, 14) 6.2mm × 7.8mm 6.20 mm × 5.30 mm
• Inputs accept voltages to 5.5V NS (SOP, 14) 10.2mm × 7.8mm 10.30 mm × 5.30 mm
• Max tpd of 4.1ns at 3.3V SNx4LVC08A PW (TSSOP, 14) 5mm × 4.4mm 5.00 mm × 4.40 mm
• Typical VOLP (output ground bounce) RGY (VQFN, 14) 3.5mm × 3.5mm 3.50 mm × 3.50 mm
<0.8V at VCC = 3.3V, TA = 25°C FK (LCCC, 20) 8.9mm x 8.9mm 8.89 mm × 8.89 mm
• Typical VOHV (output VOH undershoot) J (CDIP, 14) 19.55mm x 7.9mm 19.55 mm x 6.7mm
>2V at VCC = 3.3V, TA = 25°C W (CFP, 14) 9.21mm x 9mm 9.21mm x 6.28mm
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
SN54LVC08A, SN74LVC08A
SCAS283U – JANUARY 1993 – REVISED MARCH 2024 www.ti.com
Table of Contents
1 Features............................................................................1 7 Detailed Description...................................................... 11
2 Applications..................................................................... 1 7.1 Overview................................................................... 11
3 Description.......................................................................1 7.2 Functional Block Diagram......................................... 11
4 Pin Configuration and Functions...................................3 7.3 Feature Description...................................................11
5 Specifications.................................................................. 5 7.4 Device Functional Modes..........................................12
5.1 Absolute Maximum Ratings........................................ 5 8 Application and Implementation.................................. 13
5.2 ESD Ratings............................................................... 5 8.1 Application Information............................................. 13
5.3 Recommended Operating Conditions, 8.2 Typical Application.................................................... 13
SN54LVC08A................................................................ 5 8.3 Layout....................................................................... 14
5.4 Recommended Operating Conditions, 9 Device and Documentation Support............................16
SN74LVC08A................................................................ 6 9.1 Documentation Support (Analog)..............................16
5.5 Thermal Information....................................................6 9.2 Receiving Notification of Documentation Updates....16
5.6 Electrical Characteristics, SN54LVC08A.................... 7 9.3 Support Resources................................................... 16
5.7 Electrical Characteristics, SN74LVC08A.................... 7 9.4 Trademarks............................................................... 16
5.8 Switching Characteristics, SN54LVC08A....................8 9.5 Electrostatic Discharge Caution................................16
5.9 Switching Characteristics, SN74LVC08A....................8 9.6 Glossary....................................................................16
5.10 Operating Characteristics......................................... 8 10 Revision History.......................................................... 16
5.11 Typical Characteristics.............................................. 9 11 Mechanical, Packaging, and Orderable
6 Parameter Measurement Information.......................... 10 Information.................................................................... 18
VCC
1A
1A 1 14 VCC
1B 2 13 4B 1 14
1Y 3 12 4A 1B 2 13 4B
2A 4 11 4Y 1Y 3 12 4A
2B 5 10 3B 2A 4 11 4Y
2Y 6 9 3A 2B 5 10 3B
GND 7 8 3Y 2Y 6 9 3A
7 8
Figure 4-1. D, DB, NS, J, W, or PW Package 14-Pin
GND
3Y
SOIC, SSOP, SOP, CDIP, or TSSOP (Top View)
Figure 4-2. BQA or RGY Package 14-Pin WQFN or
VQFN (Top View)
VCC
NC
1B
1A
4B
3 2 1 20 19
1Y 4 18 4A
NC 5 17 NC
2A 6 16 4Y
NC 7 15 NC
2B 8 14 3B
9 10 11 12 13
GND
NC
2Y
3Y
3A
5 Specifications
5.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted)(1)
MIN MAX UNIT
VCC Supply voltage –0.5 6.5 V
VI Input voltage(2) –0.5 6.5 V
VO Output voltage(2) (3) –0.5 VCC + 0.5 V
IIK Input clamp current VI < 0 –50 mA
IOK Output clamp current VO < 0 –50 mA
IO Continuous output current ±50 mA
Continuous current through VCC or GND ±100 mA
Ptot Power dissipation(4) (5) TA = –40°C to +125°C 500 mW
TJ Junction temperature –65 150 °C
Tstg Storage temperature –65 150 °C
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating
Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.
(3) The value of VCC is provided in the Recommended Operating Conditions table.
(4) For the D package: above 70°C, the value of Ptot derates linearly with 8 mW/K.
(5) For the DB, NS, and PW packages: above 60°C, the value of Ptot derates linearly with 5.5 mW/K.
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
(1) All unused inputs of the device must be held at VCC or GND to ensure proper device operation. See Implications of Slow or Floating
CMOS Inputs, SCBA004.
(1) All unused inputs of the device must be held at VCC or GND to ensure proper device operation. See Implications of Slow or Floating
CMOS Inputs, SCBA004.
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report.
(1) TA = 25°C
14 10
VCC = 3 V, VCC = 3 V,
TA = 25°C TA = 25°C
12
8 6
6
4
4
2 2
0 50 100 150 200 250 300 0 50 100 150 200 250 300
CL – Load Capacitance – pF CL – Load Capacitance – pF
Figure 5-1. Propagation Delay (Low to High Figure 5-2. Propagation Delay (High to Low
Transition) Transition)
vs Load Capacitance vs Load Capacitance
VLOAD
RL S1 Open
From Output TEST S1
Under Test GND
tPLH/tPHL Open
CL
RL tPLZ/tPZL VLOAD
(see Note A)
tPHZ/tPZH GND
LOAD CIRCUIT
INPUTS
VCC VM VLOAD CL RL VD
VI tr/tf
1.8 V ± 0.15 V VCC ≤2 ns VCC/2 2 × VCC 30 pF 1 kΩ 0.15 V
2.5 V ± 0.2 V VCC ≤2 ns VCC/2 2 × VCC 30 pF 500 Ω 0.15 V
2.7 V 2.7 V ≤2.5 ns 1.5 V 6V 50 pF 500 Ω 0.3 V
3.3 V ± 0.3 V 2.7 V ≤2.5 ns 1.5 V 6V 50 pF 500 Ω 0.3 V
VI
Timing Input VM
0V
tw
VI tsu th
VI
Input VM VM
Data Input VM VM
0V 0V
VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS
PULSE DURATION SETUP AND HOLD TIMES
VI VI
VM VM Output
Input VM VM
Control
0V 0V
tPLH tPHL tPZL tPLZ
Output
VOH VLOAD/2
Waveform 1
Output VM VM VM
S1 at VLOAD VOL + VD
VOL (see Note B) VOL
tPLH tPZH tPHZ
tPHL
VOH Output
VOH
VM VM Waveform 2 VOH - VD
Output VM
S1 at GND
VOL ≈0 V
(see Note B)
VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES ENABLE AND DISABLE TIMES
INVERTING AND NONINVERTING OUTPUTS LOW- AND HIGH-LEVEL ENABLING
7 Detailed Description
7.1 Overview
The SN74LVC08 device contains four 2-input positive AND gate device and performs the Boolean function Y = A
× B. This device is useful when multiple AND function is used in the system.
7.2 Functional Block Diagram
A
Y
B
Figure 7-1. Logic Diagram, Each Gate (Positive Logic)
CAUTION
Voltages beyond the values specified in the Section 5.1 table can cause damage to the device.
The input negative-voltage and output voltage ratings may be exceeded if the input and output
clamp-current ratings are observed.
VCC
Device
-IIK -IOK
GND
Figure 7-2. Electrical Placement of Clamping Diodes for Each Input and Output
Figure 8-1. Three Input AND Gate Implementation and Driving LED
R = (3 – 2.5) / 0.01 = 50 Ω
100 60
TA = 25°C, VCC = 3 V, TA = 25°C, VCC = 3 V,
VIH = 3 V, VIL = 0 V, 40 VIH = 3 V, VIL = 0 V,
80 All Outputs Switching All Outputs Switching
20
60
0
I OL – mA
I OH – mA
40 –20
–40
20
–60
0
–80
–20 –100
–0.2 0.0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 –1 –0.5 0.0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0
VOL – V VOH – V
Figure 8-2. Output Drive Current (IOL) Figure 8-3. Output Drive Current (IOH)
vs LOW-level Output Voltage (VOL) vs HIGH-level Output Voltage (VOH)
1A 1 14 VCC
Unused inputs
1B 2 13 4B tied to VCC
1Y 3 12 4A
Unused output
2A 4 11 4Y
left floating
2B 5 10 3B
2Y 6 9 3A
Avoid 90°
corners for GND 7 8 3Y
signal lines
2W
1W min.
9.6 Glossary
TI Glossary This glossary lists and explains terms, acronyms, and definitions.
10 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision T (July 2019) to Revision U (March 2024) Page
• Updated the structural layout of data sheet .......................................................................................................1
• Added BQA package to Device Information table.............................................................................................. 1
• Added BQA package to Pin Configuration and Functions section..................................................................... 3
• Removed Machine Model from Features section and ESD Ratings table..........................................................5
www.ti.com 4-Mar-2024
PACKAGING INFORMATION
Orderable Device Status Package Type Package Pins Package Eco Plan Lead finish/ MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) Ball material (3) (4/5)
(6)
5962-9753401Q2A ACTIVE LCCC FK 20 55 Non-RoHS SNPB N / A for Pkg Type -55 to 125 5962- Samples
& Green 9753401Q2A
SNJ54LVC
08AFK
5962-9753401QCA ACTIVE CDIP J 14 25 Non-RoHS SNPB N / A for Pkg Type -55 to 125 5962-9753401QC Samples
& Green A
SNJ54LVC08AJ
5962-9753401QDA ACTIVE CFP W 14 25 Non-RoHS SNPB N / A for Pkg Type -55 to 125 5962-9753401QD Samples
& Green A
SNJ54LVC08AW
SN74LVC08AD ACTIVE SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LVC08A Samples
SN74LVC08ADBR ACTIVE SSOP DB 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LC08A Samples
SN74LVC08ADBRE4 ACTIVE SSOP DB 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LC08A Samples
SN74LVC08ADE4 ACTIVE SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LVC08A Samples
SN74LVC08ADG4 ACTIVE SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LVC08A Samples
SN74LVC08ADR ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU | SN Level-1-260C-UNLIM -40 to 125 LVC08A Samples
SN74LVC08ADRE4 ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LVC08A Samples
SN74LVC08ADRG3 ACTIVE SOIC D 14 2500 RoHS & Green SN Level-1-260C-UNLIM -40 to 125 LVC08A Samples
SN74LVC08ADRG4 ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LVC08A Samples
SN74LVC08ADT ACTIVE SOIC D 14 250 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LVC08A Samples
SN74LVC08ANSR ACTIVE SO NS 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LVC08A Samples
SN74LVC08ANSRE4 ACTIVE SO NS 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LVC08A Samples
SN74LVC08APW ACTIVE TSSOP PW 14 90 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LC08A Samples
SN74LVC08APWG4 ACTIVE TSSOP PW 14 90 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LC08A Samples
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com 4-Mar-2024
Orderable Device Status Package Type Package Pins Package Eco Plan Lead finish/ MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) Ball material (3) (4/5)
(6)
SN74LVC08APWR ACTIVE TSSOP PW 14 2000 RoHS & Green NIPDAU | SN Level-1-260C-UNLIM -40 to 125 LC08A Samples
SN74LVC08APWRE4 ACTIVE TSSOP PW 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LC08A Samples
SN74LVC08APWRG3 ACTIVE TSSOP PW 14 2000 RoHS & Green SN Level-1-260C-UNLIM -40 to 125 LC08A Samples
SN74LVC08APWRG4 ACTIVE TSSOP PW 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LC08A Samples
SN74LVC08APWT ACTIVE TSSOP PW 14 250 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LC08A Samples
SN74LVC08APWTG4 ACTIVE TSSOP PW 14 250 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LC08A Samples
SN74LVC08ARGYR ACTIVE VQFN RGY 14 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 LC08A Samples
SN74LVC08ARGYRG4 ACTIVE VQFN RGY 14 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 LC08A Samples
SNJ54LVC08AFK ACTIVE LCCC FK 20 55 Non-RoHS SNPB N / A for Pkg Type -55 to 125 5962- Samples
& Green 9753401Q2A
SNJ54LVC
08AFK
SNJ54LVC08AJ ACTIVE CDIP J 14 25 Non-RoHS SNPB N / A for Pkg Type -55 to 125 5962-9753401QC Samples
& Green A
SNJ54LVC08AJ
SNJ54LVC08AW ACTIVE CFP W 14 25 Non-RoHS SNPB N / A for Pkg Type -55 to 125 5962-9753401QD Samples
& Green A
SNJ54LVC08AW
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
Addendum-Page 2
PACKAGE OPTION ADDENDUM
www.ti.com 4-Mar-2024
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
• Catalog : SN74LVC08A
• Automotive : SN74LVC08A-Q1, SN74LVC08A-Q1
• Enhanced Product : SN74LVC08A-EP, SN74LVC08A-EP
• Military : SN54LVC08A
Addendum-Page 3
PACKAGE MATERIALS INFORMATION
www.ti.com 4-Mar-2024
B0 W
Reel
Diameter
Cavity A0
A0 Dimension designed to accommodate the component width
B0 Dimension designed to accommodate the component length
K0 Dimension designed to accommodate the component thickness
W Overall width of the carrier tape
P1 Pitch between successive cavity centers
Sprocket Holes
Q1 Q2 Q1 Q2
Pocket Quadrants
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com 4-Mar-2024
Width (mm)
H
W
Pack Materials-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com 4-Mar-2024
TUBE
T - Tube
height L - Tube length
W - Tube
width
Pack Materials-Page 3
GENERIC PACKAGE VIEW
FK 20 LCCC - 2.03 mm max height
8.89 x 8.89, 1.27 mm pitch LEADLESS CERAMIC CHIP CARRIER
This image is a representation of the package family, actual package may vary.
Refer to the product data sheet for package details.
4229370\/A\
www.ti.com
PACKAGE OUTLINE
J0014A SCALE 0.900
CDIP - 5.08 mm max height
CERAMIC DUAL IN LINE PACKAGE
1
14
12X .100
[2.54] 14X .014-.026
14X .045-.065 [0.36-0.66]
[1.15-1.65]
.010 [0.25] C A B
.754-.785
[19.15-19.94]
7 8
C SEATING PLANE
.308-.314
[7.83-7.97]
AT GAGE PLANE
4214771/A 05/2017
NOTES:
1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for
reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This package is hermitically sealed with a ceramic lid using glass frit.
4. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
5. Falls within MIL-STD-1835 and GDIP1-T14.
www.ti.com
EXAMPLE BOARD LAYOUT
J0014A CDIP - 5.08 mm max height
CERAMIC DUAL IN LINE PACKAGE
(.300 ) TYP
[7.62] SEE DETAIL B
SEE DETAIL A
1 14
12X (.100 )
[2.54]
SYMM
14X ( .039)
[1]
7 8
SYMM
METAL
4214771/A 05/2017
www.ti.com
MECHANICAL DATA
0,38
0,65 0,15 M
0,22
28 15
0,25
0,09
5,60 8,20
5,00 7,40
Gage Plane
1 14 0,25
A 0°–ā8° 0,95
0,55
Seating Plane
PINS **
14 16 20 24 28 30 38
DIM
4040065 /E 12/01
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2024, Texas Instruments Incorporated