"100 days of RTL" is a personal project to learn Verilog HDL RTL design in 100 days, using Xilinx Vivado
-
Updated
Jul 9, 2023 - Verilog
"100 days of RTL" is a personal project to learn Verilog HDL RTL design in 100 days, using Xilinx Vivado
All my projects, homework, hand writings, course slides and anything I have learned and done during my studies at IUT😊. feel free to give it a ⭐=)
Single Cycle Processor written in SystemVerilog for executing machine code of RISC-V ISA
Final Project for Digital Systems Design Course, Fall 2020
CSC302: Digital Logic Design and Analysis [DLDA] & CSL301: Digital System Lab [DS Lab] <Semester III>
Fixed Point FPGA-based Hardware Implementation of a 32-tap Low Pass FIR Filter for Audio Applications
Implementation of a low-pass FIR filter in Verilog HDL.
Implementation and verification of a hardware-based controller for a three-phase induction motor on an FPGA — Bachelor's Thesis [UPC-TTU, 2019]
My activity in digital systems
Digital Systems Design - Spring 2023 - Sharif University of Technology
3-stage RISC-V Pipelined Processor with interrupt CSR support
Direct Digital Synthesizer for Generating Sine Waves using Verilog HDL
This GitHub repository Consists of materials, code samples, documentation, and valuable resources related to the Information Technology (IT) Department at the National Institute of Technology Karnataka (NITK). 📚 Resource Library 💻 Code Samples 🗂️ Project Repositories
Verilog implementation of the basic structure of an FPGA
Lab projects using Verilog HDL
This repository contains projects developed by students of the Bachelor of Computer Engineering program at Qazvin Islamic Azad University (QIAU). The projects cover various topics in computer engineering, including digital systems, microprocessor, logical circuits, computer graphics, and etc.
Repositorio con las 12 prácticas en VHDL para el curso impartido por la profesora Nayeli Vega, tomada en la ESCOM, IPN.
Digital Logic Design (DLD) is a fundamental subject for the engineering students worldwide. Well, many students find it difficult to design the digital circuits properly while pursuing the DLD course in colleges or universities. Therefore, I will try to assist those students by sharing my lab works with them.
Implementation of a FIFO structure for Digital Systems | Written in Verilog HDL
Binary Adder, Subtractor, Multiplier, Divider in VHDL with FPGA board.
Add a description, image, and links to the digital-system-design topic page so that developers can more easily learn about it.
To associate your repository with the digital-system-design topic, visit your repo's landing page and select "manage topics."